电子发烧友App

硬声App

0
  • 聊天消息
  • 系统消息
  • 评论与回复
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看威廉希尔官方网站 视频
  • 写文章/发帖/加入社区
会员中心
创作中心

完善资料让更多小伙伴认识你,还能领取20积分哦,立即完善>

3天内不再提示
创作
电子发烧友网>电子资料下载>电子书籍>Introduction to Design for Testability

Introduction to Design for Testability

2009-07-25 | rar | 1843 | 次下载 | 免费

资料介绍

1 Introduction to Design for Testability 1-1
2 Reasons for Using Design for Testability -1
The Need for Testability ..-2
Test-Time Cost ..-2
Time-to-Market ..-3
Fault Coverage and Cost of Ownership-5
3 Developing a Testability Strategy 3-1
Selecting a Technology.3-2
Committing to Testability Design Practices3-3
Establishing a Fault-Grade Requirement...3-4
Will IEEE Standard 1149.1 Be a System Requirement? 3-5
Selecting a Testability Approach Based on Gate Density.3-6
Choosing Structured Tools ....3-7
Establishing a Diagnostic Pattern Set to Expedite Debug3-9
Generating High-Fault-Grade Test Patterns ....3-10
Simulating Test Patterns and Timing 3-11
Converting Test Patterns to TDL ......3-12
Planning for Test Pattern/Logic Revision Compatibility 3-13
4 Test Pattern Requirements 4-1
Responsibilities4-2
TDL Type Descriptions .4-3
5 Ad Hoc Testability Practices 5-1
Logic Design With Testability in Mind .5-2
Improving Testability Via Unused Pins ......5-3
Using Bidirectional Pins5-4
Initializing the Circuit to a Known State .....5-5
Avoiding Asynchronous Circuitry.5-7
Avoiding Gated Clocks .5-8
Allowing Internal Clocks to Be Bypassed From Circuit’s Inputs....5-9
Allowing Counters and Dividers to Be Bypassed ..5-10
Splitting Long Counter Paths.....5-11
Multiplexing to Provide Direct Access to Logic 5-12
Breaking Feedback Paths in Nested Sequential Circuits5-14
Allowing Redundant Circuitry to Be Tested .....5-15
Watching for Signals That Reconverge ...5-16
Decoupling Linked Logic Blocks5-17
Johnson Counter Test Signal Generator .5-18
Shift Register Test Signal Generator 5-19
Shift Register Used to Obtain Observability ....5-20
6 Structured Testability Practices 6-1
Structured Approaches to Designing for Testability .6-2
Clocked Scan Flip-Flop Design ...6-3
Multiplexed Flip-Flop Scan Design .....6-5
Clock Skew and Edge-Triggered Flip-Flop Scan .....6-7
Clocked LSSD Scan Flip-Flop Design6-8
Guidelines for Flip-Flop Scan Design ......6-10
Scan Path Loading on Critical ac Path ....6-11
Bus Contention and Scan Testing ....6-12
Test-Isolation Modules6-14
Where Scan Is Not Efficient.6-20
7 IEEE Standard 1149.1-1990 7-1
Overview..7-2
Boundary-Scan Architecture .7-3
8 Generic Test Access Port 8-1
Overview..8-2
Test Register....8-3
Test Register—Bit Definitions .....8-5
Controller ..8-7
Communication Protocol 8-8
9 Parallel Module Test 9-1
Parallel Module Test of MegaModules9-2
MegaModule Test Collar.9-4
Single MegaModule PMT I/O Hookup 9-5
PMT Test Bus ..9-6
Multiple MegaModule PMT I/O Hookup.....9-7
PMT for Analog MegaModules ....9-9
In-System Use .....9-21
10 Parametric Measurements 10-1
Overview.10-2
Input Threshold Voltage Levels Using a Clocked NAND Tree (VIH_VIL TDL Type) ....10-4
Output Voltage Levels (DC_PARA TDL Type) .....10-10
Three-State High-Impedance Measurements (DC_PARA TDL Type) ...10-11
Input Current Measurements (DC_PARA TDL Type) .10-12
Quiescent Drain Supply Current (IDDQ TDL Type) ....10-13
11 Automatic Test Pattern Generation 11-1
Introduction to Automatic Test Pattern Generation 11-2
Path Sensitization 11-5
Full-Scan Designs ......11-6
Partial-Scan Designs ..11-7
Testing and Debugging Considerations ...11-8
Common ATPG Constraints 11-9
Summary .....11-10
12 Test Pattern Generation 12-1
Introduction to Testing 12-2
Test Pattern Creation..12-6
TDL Overview....12-13
13 IEEE Standard 1149.1-Based dc Parametric Testing 13-1
Introduction....13-2
Boundary-Scan Architecture .....13-3
Parametric Measurements Using Boundary-Scan Architecture ......13-10
Integrating Boundary-Scan Architecture and GTAP ...13-18
14 Military ASIC 14-1
Military-Specific Design Information .14-2
Military ASIC Topics Cross-Reference ....14-3
Glossary 1
Index Index-1

下载该资料的人也在下载 下载该资料的人还在阅读
更多 >

评论

查看更多

下载排行

本周

  1. 1电子电路原理第七版PDF电子教材免费下载
  2. 0.00 MB  |  1490次下载  |  免费
  3. 2单片机典型实例介绍
  4. 18.19 MB  |  92次下载  |  1 积分
  5. 3S7-200PLC编程实例详细资料
  6. 1.17 MB  |  27次下载  |  1 积分
  7. 4笔记本电脑主板的元件识别和讲解说明
  8. 4.28 MB  |  18次下载  |  4 积分
  9. 5开关电源原理及各功能电路详解
  10. 0.38 MB  |  10次下载  |  免费
  11. 6基于AT89C2051/4051单片机编程器的实验
  12. 0.11 MB  |  4次下载  |  免费
  13. 7蓝牙设备在嵌入式领域的广泛应用
  14. 0.63 MB  |  3次下载  |  免费
  15. 89天练会电子电路识图
  16. 5.91 MB  |  3次下载  |  免费

本月

  1. 1OrCAD10.5下载OrCAD10.5中文版软件
  2. 0.00 MB  |  234313次下载  |  免费
  3. 2PADS 9.0 2009最新版 -下载
  4. 0.00 MB  |  66304次下载  |  免费
  5. 3protel99下载protel99软件下载(中文版)
  6. 0.00 MB  |  51209次下载  |  免费
  7. 4LabView 8.0 专业版下载 (3CD完整版)
  8. 0.00 MB  |  51043次下载  |  免费
  9. 5555集成电路应用800例(新编版)
  10. 0.00 MB  |  33562次下载  |  免费
  11. 6接口电路图大全
  12. 未知  |  30320次下载  |  免费
  13. 7Multisim 10下载Multisim 10 中文版
  14. 0.00 MB  |  28588次下载  |  免费
  15. 8开关电源设计实例指南
  16. 未知  |  21539次下载  |  免费

总榜

  1. 1matlab软件下载入口
  2. 未知  |  935053次下载  |  免费
  3. 2protel99se软件下载(可英文版转中文版)
  4. 78.1 MB  |  537791次下载  |  免费
  5. 3MATLAB 7.1 下载 (含软件介绍)
  6. 未知  |  420026次下载  |  免费
  7. 4OrCAD10.5下载OrCAD10.5中文版软件
  8. 0.00 MB  |  234313次下载  |  免费
  9. 5Altium DXP2002下载入口
  10. 未知  |  233045次下载  |  免费
  11. 6电路仿真软件multisim 10.0免费下载
  12. 340992  |  191183次下载  |  免费
  13. 7十天学会AVR单片机与C语言视频教程 下载
  14. 158M  |  183277次下载  |  免费
  15. 8proe5.0野火版下载(中文版免费下载)
  16. 未知  |  138039次下载  |  免费