0
  • 聊天消息
  • 系统消息
  • 评论与回复
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看威廉希尔官方网站 视频
  • 写文章/发帖/加入社区
会员中心
创作中心

完善资料让更多小伙伴认识你,还能领取20积分哦,立即完善>

3天内不再提示

TMS320VC5510A 定点数字信号处理器

数据:

描述

The TMS320VC5510/5510A (5510/5510A) fixed-point digital signal processors (DSPs) are based on the TMS320C55x DSP generation CPU processor core. The C55x™;DSP architecture achieves high performance and low power through increased parallelism and total focus on reduction in power dissipation. The CPU supports an internal bus structure composed of one program bus, three data read buses, two data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to three data reads and two data writes in a single cycle. In parallel, the DMA controller can perform up to two data transfers per cycle independent of the CPU activity.

The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit x 17-bit multiplication in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the address unit (AU) and data unit (DU) of the C55x CPU.

The C55x™; DSP generation supports a variable byte width instruction set for improved code density. The instruction unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the program unit (PU). The program unit decodes the instructions, directs tasks to AU and DU resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions. The 5510/5510A also includes a 24K-byte instruction cache to minimize external memory accesses, improving data throughput and conserving system power.

The 5510/5510A peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM and SRAM, as well as to high-speed, high-density memories such as synchronous DRAM and synchronous burst SRAM. Three full-duplex multichannel buffered serial ports (McBSPs) provide glueless interface to a variety of industry-standard serial devices, and multichannel communication with up to 128 separately enabled channels. The enhanced host-port interface (EHPI) is a 16-bit parallel interface used to provide host processor access to internal memory on the 5510/5510A. The EHPI can be configured in either multiplexed or non-multiplexed mode to provide glueless interface to a wider variety of host processors. The DMA controller provides data movement for six independent channel contexts without CPU intervention, providing DMA throughput of up to two 16-bit words per cycle. Two general-purpose timers, eight general-purpose I/O (GPIO) pins, and digital phase-locked loop (DPLL) clock generation are also included.

The 5510/5510A is supported by the industry’s leading eXpressDSP™; software environment including the Code Composer Studio™; integrated development environment, DSP/BIOS™; software kernel foundation, the TMS320™; DSP Algorithm Standard, and the industry’s largest third-party network. Code Composer Studio features code generation tools including a C-Compiler, Visual Linker, simulator, Real-Time Data Exchange (RTDX™;), XDS510™; emulation device drivers, and Chip Support Libraries (CSL). DSP/BIOS is a scalable real-time software foundation available for no cost to users of Texas Instruments’ DSP products providing a pre-emptive task scheduler and real-time analysis capabilities with very low memory and megahertz overhead. The TMS320 DSP Algorithm Standard is a specification of coding conventions allowing fast integration of algorithms from different teams, sites, or third parties into the application framework. Texas Instruments’ extensive DSP third-party network of over 400 providers brings focused competencies and complete solutions to customers.

Texas Instruments (TI) has also developed foundation software available for the 5510/5510A. The C55x DSP Library (DSPLIB) features over 50 C-callable software kernels (FIR/IIR filters, Fast Fourier Transforms (FFTs), and various computational functions). The DSP Image/Video Processing Library (IMGLIB) contains over 20 software kernels highly optimized for C55x DSPs and is compiled with the latest revision of the C55x DSP code generation tools. These imaging functions support a wide range of applications that include compression, video processing, machine vision, and medical imaging.

The TMS320C55x DSP core was created with an open architecture that allows the addition of application-specific hardware to boost performance on specific algorithms. The hardware extensions on the 5510/5510A strike the perfect balance of fixed function performance with programmable flexibility, while achieving low-power consumption, and cost that traditionally has been difficult to find in the video-processor market. The extensions allow the 5510/5510A to deliver exceptional video codec performance with more than half its bandwidth available for performing additional functions such as color space conversion, user-interface operations, security, TCP/IP, voice recognition, and text-to-speech conversion. As a result, a single 5510/5510A DSP can power most portable digital video applications with processing headroom to spare. For more information, see the TMS320C55x Hardware Extensions for Image/Video Applications Programmer’s Reference (literature number SPRU098). For more information on using the the DSP Image Processing Library, see the TMS320C55x Image/Video Processing Library Programmer’s Reference (literature number SPRU037).

特性

  • 高性能,低功耗,定点TMS320C55x™;数字信号处理器(DSP)
    • 6.25- /5-ns指令周期时间
    • 160- /200-MHz时钟速率
    • 每个周期执行一个/两个指令
    • 双乘法器(每秒累计高达4亿次(MMACS))
    • 两个算术/逻辑单元
    • 一个内部程序总线
    • 三个内部数据/操作数读总线
    • 两个内部数据/操作数写总线
  • 指令高速缓存(24K字节)
  • < li> 160K x 16位片上RAM组成:
    • 八块4K×16位双存取RAM(DARAM)(64K字节)
    • 32块4K ×16位单访问RAM(SARAM)(256K字节)
  • 16K×16位片上ROM(32K字节)
  • 8M×16位最大可寻址外部存储空间
  • 32位外部存储器接口(EMIF),带无线接口:
    • 异步静态RAM(SRAM)
    • 异步EPROM
    • 同步DRAM(SDRAM)
    • 同步突发SRAM(SBSRAM)
  • 六个器件功能域的可编程低功耗控制
  • 片上外设
    • 两个20位定时器
    • 六通道直接存储器访问(DMA)控制器
    • 三个多通道缓冲串行端口(McBSP)
    • 16位并行增强型主机端口接口(EHPI)
    • 可编程数字锁相环路(DPLL)时钟发生器
    • 八个通用I /O(GPIO)引脚和专用通用输出(XF)
  • 开 - 基于芯片扫描的仿真逻辑
  • IEEE Std 1149.1 (JTAG)边界扫描逻辑
  • 240端子MicroStar BGA™; (球栅阵列)(GGW后缀)
  • 240端子MicroStar BGA™; (球栅阵列)(ZGW后缀)[无铅]
  • 3.3-VI /O电源电压
  • 1.6V核电源电压
< p> TMS320C55x和MicroStar BGA是德州仪器公司的商标。
其他商标是其各自所有者的财产。
IEEE标准1149.1-1990标准测试访问端口和边界扫描架构。
C55x,eXpressDSP,Code Composer Studio,DSP /BIOS,TMS320,RTDX和XDS510是德州仪器公司的商标。

参数 与其它产品相比 C55x DSP

 
DSP
DSP MHz (Max)
DRAM
Other Hardware Acceleration
USB
SPI
I2C
UART (SCI)
Operating Temperature Range (C)
Applications
Operating Systems
McBSP
HPI
TMS320VC5510A
1 C55x    
160
200    
SDRAM    
N/A    
0    
0    
0    
0    
-40 to 85
0 to 85    
Audio
Automotive
Communications and Telecom
Consumer Electronics
Industrial    
DSP/BIOS
VLX    
3    
1 16-bit HPI    

方框图 (1)


威廉希尔官方网站 文档

数据手册(1)
元器件购买 TMS320VC5510A 相关库存